

### **ASML's NXE platform performance**

**Rudy Peeters** 

**EUVL** *Toyama* 

Oct 7, 2013

**ASML** 

Public

Slide 2

Contents

Introduction NXE:3100 NXE:3300B

Summary and acknowledgements

### EUV is a cost effective solution



#### **ASML**

Public



Public

Slide 4

# EUV enables 50% Scaling for the 10 nm logic node

Layout restrictions and litho performance limit shrink to ~25% using immersion

OO120 Normalized die size [%] 100 6 80 60 Triple patterning does not show a process window 40 n 20 þ 6 0 triple EUV Reference double N20/16 patterning patterning

EUV meets all litho requirements

### ASML's NXE:3100 and NXE:3300B

|                                                      | ASML<br>NXE:3100          |                                                    |
|------------------------------------------------------|---------------------------|----------------------------------------------------|
| NA                                                   | 0.25                      | 0.33                                               |
| Illumination                                         | Conventional 0.8 $\sigma$ | Conventional 0.9 $\sigma$<br>Off-axis illumination |
| Resolution                                           | 27 nm                     | 22 nm                                              |
| Dedicated Chuck Overlay /<br>Matched Maching Overlay | 4.0 nm / 7.0 nm           | 3.0 nm / 5.0 nm                                    |
| Productivity                                         | 6 - 60 Wafers / hour      | 50 - 125 Wafers / hour                             |
| Resist Dose                                          | 10 mJ / cm2               | 15 mJ / cm2                                        |

**ASML** 

Public

Slide 6

Contents

Introduction NXE:3100 NXE:3300B

Summary and acknowledgements

# NXE:3100 in use at customers for cycles of learning



Public Slide 7



Data courtesy of TSMC

### NXE:3100 shows stable performance

#### LONG TERM WAFER STABILITY OF 27nm V LS -NOV'12-APR'13, CONV.ILL. 14MJ/CM2, YIELDSTAR S200

71 fields/wafer, 26x33mm<sup>2</sup>, 5x3 intrafield sampling



#### FULL BATCH CD UNIFORMITY OF 27nm LS

23 wafers, 83 fields/wafer, 1 point/field, Hitachi CG-4000



**ASML** 

### The NXE:3100 has exposed >46,000 wafers



Public Slide 9

ASML

**ASML** 

Public Slide 10

Contents

Introduction NXE:3100 NXE:3300B

Summary and acknowledgements

# Lens performance consistent and better than requirements *population for NXE:3300B*

Public Slide 11

ASML



Data courtesy of Carl Zeiss SMT GmbH

### NXE:3300B shows excellent focus performance Focus uniformity performance across the wafer <12nm



**ASML** 

# Module improvements to support better overlay on the NXE:3300B system



### Customer On-Product-Overlay roadmap



ASML

Public

Slide 14

ASML assessment based on customer inputs

#### **ASML**

# NXE overlay performance presented at EUVL 2012



# NXE:3300B overlay performance improved significantly within one year

**Dedicated** Chuck



**ASML** 

**Public** 

Slide 16

#### NXE:3300B matched machine overlay to NXT:1970Ci <3.6nm

ASML

Public Slide 17



#### 10par/chuck+6par CPE corrected

6parCPE modeled from average wafer

# Full wafer CDU performance for 22nm dense and iso lines at required performance level



ASML

Public

Measured with Yieldstar, targeted with SEM

Resolution shown on NXE:3300B for dense line spaces, regular and staggered contact holes; all single exposures

ASML

Public Slide 19





Quasar 30 (CAR)



Large Annular (CAR)

NXE:3300B enables single exposure random logic metal layer with large DoF *minimum HP 23 nm (N10 logic cell)* 



Public

Slide 20



| EUV |                                                                                                       | ArF immersion |                                        |
|-----|-------------------------------------------------------------------------------------------------------|---------------|----------------------------------------|
|     | Node: N10 (23nm HP) Target insertion point for EUV                                                    | •             | Node: N20 (32nm<br>HP)                 |
|     | Single Exposure<br>Conventional illumination                                                          | •             | Double Patterning<br>(design split)    |
| •   | Best focus difference ~10nm                                                                           | •             | Best focus difference<br>up to 40-60nm |
| •   | Overlapping DoF<br>current 100120nm<br>(expected to improve after<br>further optimization (e.g. OPC)) | •             | Overlapping DoF<br>typical ≈ 60nm      |



Excellent print performance over the full exposure slit

#### The NXE:3300B offers new concept off-axis illumination **ASML** to enhance process window



Public

Slide 21

Line ends - tip2line minimum print gap size at a dose of <16mJ/cm2 with off-axis illumination

Lower dose resist



#### Higher dose resist



# NXE:3300B imaging and overlay beyond expectations matched overlay to immersion ~3.5nm



#### Scanner capability





CPE (6 par per field)

Public Slide 23

ASML

# >900,000 wafer cycled on NXE:3300B for integration and reliability testing



**ASML** 

### EUV source system cross-section



ASML

Presentation: David Brandt

# MOPA-PrePulse EUV power demonstrated up to 55W under closed loop dose control





#### Public

ASML

Slide 26

Repeatable 50W MOPA PrePulse EUV Power and Dose Stability *Dose Stability <±0.5%, Die Yield >99.7%* 



#### **ASML**



**ASML** 

Public

Slide 29

Contents

Introduction NXE:3100 NXE:3300B

Summary and acknowledgements

# Summary

- NXE:3100 in use for process and device development at customers
- **NXE:3300B** performance fit for customer development 10nm Logic and sub-20nm DRAM
  - Overlay performance of DCO<2nm and MMO<4nm demonstrated
  - Resolution of 13nm LS and 18nm Contact Holes demonstrated. Further process optimization to be done
  - Good imaging performance for 1D (Line Space), 2D (Contact Holes and Metal 1), and Tip-to-Tip / Tip-to-Line have been shown
  - Dose reduction achieved by utilizing contrast enhancement with off-axis illumination
  - 50W repeatable source power demonstrated with good dose control
  - Good progress in defectivity performance improvements and pellicle development



#### **ASML**

Public Slide 31

The work presented today, is the result of hard work and dedication

of teams at ASML and many technology partners worldwide including our customers

Special thanks to our partners and customers for allowing us to use some of their data in this presentation